5秒后页面跳转
74AUP1G125GM PDF预览

74AUP1G125GM

更新时间: 2024-01-13 04:56:01
品牌 Logo 应用领域
安世 - NEXPERIA 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
20页 299K
描述
Low-power buffer/line driver; 3-stateProduction

74AUP1G125GM 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:VSON,Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.08
系列:AUP/ULP/VJESD-30 代码:R-PDSO-N6
JESD-609代码:e3长度:1.45 mm
逻辑集成电路类型:BUS DRIVER湿度敏感等级:1
位数:1功能数量:1
端口数量:2端子数量:6
最高工作温度:125 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:VSON
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, VERY THIN PROFILE
峰值回流温度(摄氏度):260传播延迟(tpd):24 ns
认证状态:Not Qualified座面最大高度:0.5 mm
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):0.8 V
标称供电电压 (Vsup):1.1 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Tin (Sn)端子形式:NO LEAD
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:1 mm
Base Number Matches:1

74AUP1G125GM 数据手册

 浏览型号74AUP1G125GM的Datasheet PDF文件第2页浏览型号74AUP1G125GM的Datasheet PDF文件第3页浏览型号74AUP1G125GM的Datasheet PDF文件第4页浏览型号74AUP1G125GM的Datasheet PDF文件第5页浏览型号74AUP1G125GM的Datasheet PDF文件第6页浏览型号74AUP1G125GM的Datasheet PDF文件第7页 
74AUP1G125  
Low-power buffer/line driver; 3-state  
Rev. 10.1 — 11 July 2023  
Product data sheet  
1. General description  
The 74AUP1G125 is a single buffer/line driver with 3-state output. Schmitt-trigger action at all  
inputs makes the circuit tolerant of slower input rise and fall times. This device ensures very low  
static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.  
This device is fully specified for partial power down applications using IOFF. The IOFF circuitry  
disables the output, preventing the potentially damaging backflow current through the device when  
it is powered down.  
2. Features and benefits  
Wide supply voltage range from 0.8 V to 3.6 V  
High noise immunity  
Complies with JEDEC standards:  
JESD8-12 (0.8 V to 1.3 V)  
JESD8-11 (0.9 V to 1.65 V)  
JESD8-7 (1.2 V to 1.95 V)  
JESD8-5 (1.8 V to 2.7 V)  
JESD8-B (2.7 V to 3.6 V)  
Low static power consumption; ICC = 0.9 μA (maximum)  
Latch-up performance exceeds 100 mA per JESD 78 Class II  
Inputs accept voltages up to 3.6 V  
Low noise overshoot and undershoot < 10 % of VCC  
Input-disable feature allows floating input conditions  
IOFF circuitry provides partial Power-down mode operation  
Multiple package options  
ESD protection:  
HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V  
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V  
Specified from -40 °C to +85 °C and -40 °C to +125 °C  
 
 

与74AUP1G125GM相关器件

型号 品牌 描述 获取价格 数据表
74AUP1G125GM,132 NXP 74AUP1G125 - Low-power buffer/line driver; 3-state SON 6-Pin

获取价格

74AUP1G125GM-H NXP 暂无描述

获取价格

74AUP1G125GM-Q100 NEXPERIA Low-power buffer/line driver; 3-state

获取价格

74AUP1G125GN NEXPERIA Low-power buffer/line driver; 3-stateProduction

获取价格

74AUP1G125GS NXP IC AUP/ULP/V SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO6, 1 X 1 MM, 0.35 MM HEIGHT, SOT-1202,

获取价格

74AUP1G125GS NEXPERIA Low-power buffer/line driver; 3-stateProduction

获取价格