5秒后页面跳转
74AUP1G125GM,132 PDF预览

74AUP1G125GM,132

更新时间: 2024-01-14 01:36:04
品牌 Logo 应用领域
恩智浦 - NXP 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
21页 95K
描述
74AUP1G125 - Low-power buffer/line driver; 3-state SON 6-Pin

74AUP1G125GM,132 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:SON包装说明:1 X 1.45 MM, 0.5 MM HEIGHT, PLASTIC, MO-252, SOT-886, SON-6
针数:6Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.18
控制类型:ENABLE LOW系列:AUP/ULP/V
JESD-30 代码:R-PDSO-N6JESD-609代码:e3
长度:1.45 mm负载电容(CL):30 pF
逻辑集成电路类型:BUS DRIVER最大I(ol):0.0017 A
湿度敏感等级:1位数:1
功能数量:1端口数量:2
端子数量:6最高工作温度:125 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:VSON封装等效代码:SOLCC6,.04,20
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, VERY THIN PROFILE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:1.2/3.3 VProp。Delay @ Nom-Sup:24 ns
传播延迟(tpd):24 ns认证状态:Not Qualified
座面最大高度:0.5 mm子类别:Bus Driver/Transceivers
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):0.8 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Tin (Sn)端子形式:NO LEAD
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:1 mm
Base Number Matches:1

74AUP1G125GM,132 数据手册

 浏览型号74AUP1G125GM,132的Datasheet PDF文件第2页浏览型号74AUP1G125GM,132的Datasheet PDF文件第3页浏览型号74AUP1G125GM,132的Datasheet PDF文件第4页浏览型号74AUP1G125GM,132的Datasheet PDF文件第5页浏览型号74AUP1G125GM,132的Datasheet PDF文件第6页浏览型号74AUP1G125GM,132的Datasheet PDF文件第7页 
74AUP1G125  
Low-power buffer/line driver; 3-state  
Rev. 02 — 30 June 2006  
Product data sheet  
1. General description  
The 74AUP1G125 is a high-performance, low-power, low-voltage, Si-gate CMOS device,  
superior to most advanced CMOS compatible TTL families. Schmitt-trigger action at all  
inputs makes the circuit tolerant to slower input rise and fall times across the entire  
VCC range from 0.8 V to 3.6 V. This device ensures a very low static and dynamic power  
consumption across the entire VCC range from 0.8 V to 3.6 V.  
This device is fully specified for partial Power-down applications using IOFF  
.
The IOFF circuitry disables the output, preventing the damaging backflow current through  
the device when it is powered down.  
The 74AUP1G125 provides the single non-inverting buffer/line driver with 3-state output.  
The 3-state output is controlled by the output enable input (OE).  
A HIGH level at pin OE causes the output to assume a high-impedance OFF-state. This  
device has the input-disable feature, which allows floating input signals. The inputs are  
disabled when OE is HIGH.  
2. Features  
I Wide supply voltage range from 0.8 V to 3.6 V  
I High noise immunity  
I Complies with JEDEC standards:  
N JESD8-12 (0.8 V to 1.3 V)  
N JESD8-11 (0.9 V to 1.65 V)  
N JESD8-7 (1.2 V to 1.95 V)  
N JESD8-5 (1.8 V to 2.7 V)  
N JESD8-B (2.7 V to 3.6 V)  
I ESD protection:  
N HBM JESD22-A114-C Class 3A. Exceeds 5000 V  
N MM JESD22-A115-A exceeds 200 V  
N CDM JESD22-C101-C exceeds 1000 V  
I Low static power consumption; ICC = 0.9 µA (maximum)  
I Latch-up performance exceeds 100 mA per JESD 78 Class II  
I Inputs accept voltages up to 3.6 V  
I Low noise overshoot and undershoot < 10 % of VCC  
I Input-disable feature allows floating input conditions  
I IOFF circuitry provides partial Power-down mode operation  
I Multiple package options  
I Specified from 40 °C to +85 °C and 40 °C to +125 °C  
 
 

与74AUP1G125GM,132相关器件

型号 品牌 描述 获取价格 数据表
74AUP1G125GM-H NXP 暂无描述

获取价格

74AUP1G125GM-Q100 NEXPERIA Low-power buffer/line driver; 3-state

获取价格

74AUP1G125GN NEXPERIA Low-power buffer/line driver; 3-stateProduction

获取价格

74AUP1G125GS NXP IC AUP/ULP/V SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO6, 1 X 1 MM, 0.35 MM HEIGHT, SOT-1202,

获取价格

74AUP1G125GS NEXPERIA Low-power buffer/line driver; 3-stateProduction

获取价格

74AUP1G125GS-Q100 NEXPERIA Low-power buffer/line driver; 3-state

获取价格