GM72V66841G
4 Banks x 2M x 8Bit Synchronous DRAM
DESCRIPTION
The Hyundai GM72V66841G is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the main memory applications which
require large memory density and high bandwidth. GM72V66841G is organized as 4banks of 2,097,152x8.
GM72V66841G is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro-
nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output
voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by
a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read
or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or
write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
•
•
•
Single 3.3±0.3V power supply
•
•
•
Auto refresh and self refresh
All device pins are compatible with LVTTL interface
4096 refresh cycles / 64ms
JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
•
All inputs and outputs referenced to positive edge of sys-
tem clock
•
•
Data mask function by DQM
Internal four banks operation
•
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
Clock Frequency
Power
Organization
Interface
Package
GM72V66841GT-5/55/67
GM72V66841GT-K
200/183/166/143MHz
133MHz
GM72V66841GT-H
GM72V66841GT-P
133MHz
Normal
100MHz
GM72V66841GT-S
100MHz
4Banks x 2Mbits x8
LVTTL
400mil 54pin TSOP II
GM72V66841GLT-5/55/6/7
GM72V66841GLT-K
GM72V66841GLT-H
GM72V66841GLT-P
GM72V66841GLT-S
200/183/166/143MHz
133MHz
133MHz
Low power
100MHz
100MHz
This document is a general product description and is subject to change without notice. Hyundai Electronics does not assume any responsibility for use
of circuits described. No patent licenses are implied.
Rev. 0.2/Oct.00