5秒后页面跳转
IM4J-65608L-30 PDF预览

IM4J-65608L-30

更新时间: 2024-02-21 06:42:11
品牌 Logo 应用领域
TEMIC 静态存储器内存集成电路
页数 文件大小 规格书
10页 193K
描述
Standard SRAM, 128KX8, 30ns, CMOS, CDSO32,

IM4J-65608L-30 技术参数

生命周期:ObsoleteReach Compliance Code:unknown
风险等级:5.84最长访问时间:30 ns
JESD-30 代码:R-CDSO-N32内存密度:1048576 bit
内存集成电路类型:STANDARD SRAM内存宽度:8
功能数量:1端口数量:1
端子数量:32字数:131072 words
字数代码:128000工作模式:ASYNCHRONOUS
最高工作温度:85 °C最低工作温度:-40 °C
组织:128KX8输出特性:3-STATE
可输出:YES封装主体材料:CERAMIC, METAL-SEALED COFIRED
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
并行/串行:PARALLEL认证状态:Not Qualified
最小待机电流:2 V最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:NO LEAD
端子位置:DUALBase Number Matches:1

IM4J-65608L-30 数据手册

 浏览型号IM4J-65608L-30的Datasheet PDF文件第2页浏览型号IM4J-65608L-30的Datasheet PDF文件第3页浏览型号IM4J-65608L-30的Datasheet PDF文件第4页浏览型号IM4J-65608L-30的Datasheet PDF文件第5页浏览型号IM4J-65608L-30的Datasheet PDF文件第6页浏览型号IM4J-65608L-30的Datasheet PDF文件第7页 
M65608  
128 K x 8 Ultimate CMOS SRAM  
Introduction  
The M 65608 is a very low power CMOS static RAM  
organized as 131072 × 8 bits. It is manufactured using  
the TEMIC high performance CMOS technology named  
SCMOS.  
current (Typical value = 0.2 µA) with a fast access time  
at 25 ns over the full commercial temperature range.  
The high stability of the 6T cell provides excellent  
protection against soft errors due to noise.  
With this process, TEMIC brings the solution to  
applications where fast computing is as mandatory as  
low consumption, such as aerospace electronics,  
portable instruments, or embarked systems.  
For military/space applications that demand superior  
levels of performance and reliability the M 65608 is  
processed according to the methods of the latest revision  
of the MIL STD 883 (class B or S) and/or ESA SCC  
9000.  
Utilizing an array of six transistors (6T) memory cells,  
the M 65608 combines an extremely low standby supply  
Features  
D Access time : commercial : 25/30/35/45 ns  
industrial and military : 25/30/35/45 ns  
D Very low power consumption  
active : 250 mW (Typ)  
D TTL compatible inputs and outputs  
D Asynchronous  
D Single 5 volt supply  
D Equal cycle and access time  
D Gated inputs :  
standby : 1 µW (Typ)  
data retention : 0.5 µW (Typ)  
no pull-up/down  
D Wide temperature Range : –55 To +125°C  
resistors are required  
D 400 Mils width package  
Interface  
Block Diagram  
MATRA MHS  
1
Rev. B (23/03/96)  

与IM4J-65608L-30相关器件

型号 品牌 描述 获取价格 数据表
IM4J-65608L-30:D TEMIC Standard SRAM, 128KX8, 30ns, CMOS, CDSO32,

获取价格

IM4J-65608L-30SHXXX TEMIC Standard SRAM, 128KX8, 30ns, CMOS, CDSO32,

获取价格

IM4J-65608L-30SHXXX:R TEMIC Standard SRAM, 128KX8, 30ns, CMOS, CDSO32,

获取价格

IM4J-65608L-30SHXXX:RD TEMIC Standard SRAM, 128KX8, 30ns, CMOS, CDSO32,

获取价格

IM4J-65608L-35 ETC x8 SRAM

获取价格

IM4J-65608L-35:D TEMIC Standard SRAM, 128KX8, 35ns, CMOS, CDSO32,

获取价格